



#### Jeong-Gun Lee

Dept. of Computer Engineering, Hallym Univ Email: Jeonggun.Lee@gmail.com



## Contents

- Motivation
- Environment
- Implementations on CPU
- Implementations on GPU
  - Initial Code
  - Tiling
  - Memory Coalescing
  - Avoid Bank Conflict
  - Loop Unrolling
- Performance



#### Motivation

- In this talk, "matrix multiplication" is optimized on a GPU with various optimization strategies in CUDA
- Matrix multiplication is a fundamental component in many scientific applications and is one of the most important examples of high performance parallel programming.
- Most of the optimization schemes shown here can be applied to other applications as well.



#### **Environment**

• The project used Intel i7-3770 CPU and NVIDIA GeForce 690 GTX architecture.

|                                     | Geforce GTX 690 |
|-------------------------------------|-----------------|
| Global Memory                       | 2GB             |
| Number of cores                     | 1536            |
| Warp Size                           | 32              |
| Maximum number of threads per block | 1024            |
| Clock rate                          | 1.02Ghz         |





## Implementation on GPU

- An initial GPU CUDA code allocates one thread to compute one element of the matrix C.
- Each thread reads one row of matrix A and one column of B from a global memory, proceeds with each multiplication and stores the result in C.



# Implementation on GPU

Initial Code working on a Global Memory



- In the initial code, all threads load data from global memory, so performance is poor.
- In a tiled approach, one thread block computes one tile of the matrix C.
- One thread in the thread block calculates one element of the tile.
- The figure above shows a 32 \* 32 matrix divided by FOUR 16 \* 16 submatrices.
- To calculate this, you can create four thread blocks each with 16 \* 16 threads.



# Implementation on GPU - *Tiling*

- In each iteration, a thread block loads one tile of A and one tile of B from global memory into shared memory and performs the computation.
- At this time, the accumulated value is stored in the register.
- After all iterations, the thread block stores a tile of C in global memory.
- For example, a thread block may be repeated twice to compute C (0, 0).
  - C(0,0) = A(0,0) \* B(0,0) + A(0,1) \* B(1,0)





- In the first iteration, the thread block loads the A (0,0) tile and the B (0,0) tile into shared memory.
- Each thread creates an element of C and stores it in a register. This accumulates in the next iteration.



# Implementation on GPU - *Tiling*

- In the second iteration, the thread block loads the A (0,1) tile and the B (1,0) tile into shared memory.
- Each thread accumulates after the operation.
- At the end of the final iteration, the C element of the register is stored in global memory.



## Implementation on GPU - *Tiling*

```
__global__ void MatrixMul(float *M, float *N, float *P, int width)
{

// Block index
int bx = blockIdx.x;
int by = blockIdx.y;

// Thread index
int tx = threadIdx.y;

// Accumulate row i of A and column j of B
int i = by * blockDim.y + ty;
int j = bx * blockDim.x + tx;

const int tile_size = 16; // tile size

// shared momory define
__shared__ float As[tile_size][tile_size];
__shared__ float Bs[tile_size][tile_size];

// M 행렬에서의 시작 인텍스와 끝 인텍스, 그리고 증가량
int aBegin = width * tile_size * by;
int aEnd = aBegin + width - 1;
int aStep = tile_size;
```

# Implementation on GPU - *Tiling*



### Opt: Memory Coalescing

- The condition that maximum bandwidth can be used when reading global memory is called memory coalescing.
- The way to access memory in CUDA is to split the warp in half and transfer 16 threads at the same time.

 The above code modifies the index to read contiguous memory areas from global memory.



#### Opt: *Memory Coalescing*

- Each SM has 16 KB of shared memory.
- Each shared memory consists of 16 banks, each of which has 1 KB of memory.
- You can access once per GPU cycle for each bank, and you get the greatest efficiency when the threads access the 16 banks in parallel at the same time.
- Shared memory, like global memory, is accessed by dividing warps consisting of 32 threads into 16 threads (Fermi).
- When 16 threads read or write shared memory at one time, a bank conflict occurs when multiple threads attempt to access a bank.
- When 16 threads access the shared memory consisting of 16 \* 16 in the column direction, a 16-way bank conflict occurs and the call rate is 1/16.
- Thus, simply accessing the threads in the row direction avoids bank conflicts.

## Opt: Avoiding Bank Conflict

| bank0  | address | 0  | 64  | 128 |  |  |  | 16320 |
|--------|---------|----|-----|-----|--|--|--|-------|
| bank1  | address | 4  | 68  | 132 |  |  |  | 16324 |
| bank2  | address | 8  | 72  | 136 |  |  |  | 16328 |
| •••    |         |    |     |     |  |  |  |       |
| hank15 | address | 60 | 124 | 188 |  |  |  | 16380 |

```
for (a = aBegin, b = bBegin; a <= aEnd; a += aStep, b += bStep)
{
    As[ty][tx] = M[a + width * ty + tx];    Bs[ty][tx] = N[b + width * ty + tx];
    __syncthreads();
    for (int k = 0; k < tile_size; ++k)
    {        Csub += As[ty][k] * Bs[k][tx];    }
    __syncthreads();
}
int c = width * tile_size * by + tile_size * bx;
P[c + width * ty + tx] = Csub;</pre>
```

# Opt: Loop Unrolling

- Loop unrolling is to determine if the same operation can be performed with fewer instructions.
- When the loop is removed, the offset is a constant.
- This has the effect of internally eliminating the loop branch, incrementing the induction variable, and calculating the internal iteration address.

```
for (int k = 0; k < tile_size; ++k)
{    Csub += As[ty][k] * Bs[k][tx]; }</pre>
```

```
Opt: Loop Unrolling
 Unrolling
                                                     Csub += As[ty][0] * Bs[0][tx];
                                                     Csub += As[ty][1] * Bs[1][tx];
                                                     Csub += As[ty][2] * Bs[2][tx];
                                                     Csub += As[ty][3] * Bs[3][tx];
                                                     Csub += As[ty][4] * Bs[4][tx];
                                                     Csub += As[ty][5] * Bs[5][tx];
                                                     Csub += As[ty][6] * Bs[6][tx];
for (int k = 0; k < tile_size; ++k)</pre>
                                                     Csub += As[ty][7] * Bs[7][tx];
                                                     Csub += As[ty][8] * Bs[8][tx];
{ Csub += As[ty][k] * Bs[k][tx];
                                                     Csub += As[ty][9] * Bs[9][tx];
                                                     Csub += As[ty][10] * Bs[10][tx];
                                                     Csub += As[ty][11] * Bs[11][tx];
                                                     Csub += As[ty][12] * Bs[12][tx];
                                                     Csub += As[ty][13] * Bs[13][tx];
                                                     Csub += As[ty][14] * Bs[14][tx];
                                                     Csub += As[ty][15] * Bs[15][tx];
```

# Performance Comparison

• Pthread .vs. AVX .vs. OpenMP .vs. GPU

| Matrix Size | CPU     | pthread | AVX    | openMP     |               |                |
|-------------|---------|---------|--------|------------|---------------|----------------|
| 256         | 0.06    | 0.04    | 0.09   | 0.04       |               |                |
| 512         | 0.64    | 0.20    | 0.48   | 0.21       |               |                |
| 1024        | 7.17    | 2.33    | 3.25   | 2.38       |               |                |
| 2048        | 156.19  | 36.59   | 25.50  | 38.05      |               |                |
| 4096        | 1311.08 | 333.69  | 206.35 | 349.36     |               |                |
|             |         |         |        |            |               |                |
|             |         |         |        |            |               |                |
|             |         | GPU     |        |            |               |                |
| Matrix Size | CPU     | Initial | Tiling | Coalescing | Bank Conflict | Loop Unrolling |
| 256         | 0.06    | 0.13    | 0.11   | 0.11       | 0.11          | 0.11           |
| 512         | 0.64    | 0.13    | 0.11   | 0.11       | 0.11          | 0.11           |
| 1024        | 7.17    | 0.19    | 0.15   | 0.15       | 0.14          | 0.12           |
| 2048        | 156.19  | 0.45    | 0.41   | 0.43       | 0.38          | 0.26           |
| 4096        | 1311.08 | 3.60    | 3.50   | 3.60       | 3.30          | 2.20           |

# Reference

• <a href="https://github.com/lzhengchun/matrix-cuda">https://github.com/lzhengchun/matrix-cuda</a>

<u>IS%2FUz6gfSgXGQmI2A9aaB%2B04%3D</u>

 https://piazzaresources.s3.amazonaws.com/i48o74a0lqu0/i5c0b5lnj4i 5kf/7CUDAOptimization1.pdf?AWSAccessKeyId=AKIAIED NRLJ4AZKBW6HA&Expires=1500576130&Signature=GO6